
PIC16F87XA
DS39582B-page 128
2003 Microchip Technology Inc.
REGISTER 11-2:
ADCON1 REGISTER (ADDRESS 9Fh)
R/W-0
U-0
R/W-0
ADFM
ADCS2
—
PCFG3
PCFG2
PCFG1
PCFG0
bit 7
bit 0
bit 7
ADFM: A/D Result Format Select bit
1
= Right justified. Six (6) Most Significant bits of ADRESH are read as ‘0’.
0
= Left justified. Six (6) Least Significant bits of ADRESL are read as ‘0’.
bit 6
ADCS2: A/D Conversion Clock Select bit (ADCON1 bits in shaded area and in bold)
bit 5-4
Unimplemented: Read as ‘0’
bit 3-0
PCFG3:PCFG0: A/D Port Configuration Control bits
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
- n = Value at POR
‘1’ = Bit is set
‘0’ = Bit is cleared
x = Bit is unknown
Note:
On any device Reset, the port pins that are multiplexed with analog functions (ANx)
are forced to be an analog input.
ADCON1
<ADCS2>
ADCON0
<ADCS1:ADCS0>
Clock Conversion
0
00
FOSC/2
0
01
FOSC/8
0
10
FOSC/32
0
11
FRC (clock derived from the internal A/D RC oscillator)
1
00
FOSC/4
1
01
FOSC/16
1
10
FOSC/64
1
11
FRC (clock derived from the internal A/D RC oscillator)
A = Analog input
D = Digital I/O
C/R = # of analog input channels/# of A/D voltage references
PCFG
<3:0>
AN7
AN6
AN5
AN4
AN3
AN2
AN1
AN0
VREF+VREF-C/R
0000
A
AAA
A
VDD
VSS
8/0
0001
A
AAA
VREF+A
A
AN3
VSS
7/1
0010
DD
D
A
VDD
VSS
5/0
0011
DD
D
A
VREF+A
A
AN3
VSS
4/1
0100
D
DDD
A
D
A
VDD
VSS
3/0
0101
D
DDD
VREF+D
A
AN3
VSS
2/1
011x
D
DDD
D
—
0/0
1000
A
AAA
VREF+VREF-A
A
AN3
AN2
6/2
1001
DD
A
VDD
VSS
6/0
1010
DD
A
VREF+A
A
AN3
VSS
5/1
1011
DD
A
VREF+VREF-A
A
AN3
AN2
4/2
1100
DD
D
A
VREF+VREF-A
A
AN3
AN2
3/2
1101
D
DDD
VREF+VREF-A
A
AN3
AN2
2/2
1110
D
DDD
D
DA
VDD
VSS
1/0
1111
D
DDD
VREF+VREF-D
A
AN3
AN2
1/2